ACCELERATING SVD ON RECONFIGURABLE HARDWARE FOR IMAGE DENOISING (MA-P2)
Author(s) :
Aziz Ahmedsaid (Queens University Belfast, UK)
Abbes Amira (Queens University Belfast, UK)
Abstract : This paper presents the implementation on FPGA of a block SVD method for image denoising. This method exploits the fact that only the smallest singular values are affected by the noise and therefore can be discarded leading to an efficient non linear image filtering. An efficient architecture for Singular Value Decomposition (SVD) based on the Brent, Luk, Van loan (BLV) systolic array has been proposed. The architecture is three times more efficient and three times faster than the existing BLV structure. An optimised implementation has been efficiently carried out on the PP-RC1000 board using a high level language for hardware design “Handel-C”.

Menu